Verification Techniques for System-Level Design

Masahiro Fujita, Indradeep Ghosh, Mukul Prasad, et al.

PDF
ca. 73,53
Amazon iTunes Thalia.de Weltbild.de Hugendubel Bücher.de ebook.de kobo Osiander Google Books Barnes&Noble bol.com Legimi yourbook.shop Kulturkaufhaus ebooks-center.de
* Affiliatelinks/Werbelinks
Hinweis: Affiliatelinks/Werbelinks
Links auf reinlesen.de sind sogenannte Affiliate-Links. Wenn du auf so einen Affiliate-Link klickst und über diesen Link einkaufst, bekommt reinlesen.de von dem betreffenden Online-Shop oder Anbieter eine Provision. Für dich verändert sich der Preis nicht.

Elsevier Science img Link Publisher

Naturwissenschaften, Medizin, Informatik, Technik / Technik

Beschreibung

This book will explain how to verify SoC (Systems on Chip) logic designs using "e;formal? and "e;semiformal? verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in "e;functional? verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been gaining popularity.For higher design productivity, it is essential to debug designs as early as possible, which this book facilitates. This book covers all aspects of high-level formal and semiformal verification techniques for system level designs.* First book that covers all aspects of formal and semiformal, high-level (higher than RTL) design verification targeting SoC designs.* Formal verification of high-level designs (RTL or higher).* Verification techniques are discussed with associated system-level design methodology.

Weitere Titel von diesem Autor
Weitere Titel in dieser Kategorie
Cover Book of Making 2025
The Makers of HackSpace magazine
Cover Broadcasting Fidelity
Myles W. Jackson

Kundenbewertungen